Cypress Semiconductor CY7C138 Specification Sheet

Download Specification sheet of Cypress Semiconductor CY7C138 Computer Hardware for Free or View it Online on All-Guides.com.

Cypress Semiconductor CY7C138 Specification sheet - Page 1
1
Cypress Semiconductor CY7C138 Specification sheet - Page 2
2
Cypress Semiconductor CY7C138 Specification sheet - Page 3
3
Cypress Semiconductor CY7C138 Specification sheet - Page 4
4
Cypress Semiconductor CY7C138 Specification sheet - Page 5
5
Cypress Semiconductor CY7C138 Specification sheet - Page 6
6
Cypress Semiconductor CY7C138 Specification sheet - Page 7
7
Cypress Semiconductor CY7C138 Specification sheet - Page 8
8
Cypress Semiconductor CY7C138 Specification sheet - Page 9
9
Cypress Semiconductor CY7C138 Specification sheet - Page 10
10
Cypress Semiconductor CY7C138 Specification sheet - Page 11
11
Cypress Semiconductor CY7C138 Specification sheet - Page 12
12
Cypress Semiconductor CY7C138 Specification sheet - Page 13
13
Cypress Semiconductor CY7C138 Specification sheet - Page 14
14
Cypress Semiconductor CY7C138 Specification sheet - Page 15
15
Cypress Semiconductor CY7C138 Specification sheet - Page 16
16
Cypress Semiconductor CY7C138 Specification sheet - Page 17
17
CY7C138, CY7C139
4K x 8/9 Dual-Port Static RAM
with Sem, Int, Busy
Cypress Semiconductor Corporation 198 Champion Court San Jose, CA 95134-1709 408-943-2600
Document #: 38-06037 Rev. *D Revised March 12, 2009
Features
True Dual-Ported memory cells that enable simultaneous reads
of the same memory location
4K x 8 organization (CY7C138)
4K x 9 organization (CY7C139)
0.65-micron CMOS for optimum speed and power
High speed access: 15 ns
Low operating power: I
CC
= 160 mA (max.)
Fully asynchronous operation
Automatic power down
TTL compatible
Expandable data bus to 32/36 bits or more using
Master/Slave chip select when using more than one
device
On-chip arbitration logic
Semaphores included to permit software handshaking
between ports
INT flag for port-to-port communication
Available in 68-pin PLCC
Pb-free packages available
Functional Description
The CY7C138 and CY7C139 are high speed CMOS 4K x 8 and
4K x 9 dual-port static RAMs. Various arbitration schemes are
included on the CY7C138/9 to handle situations when multiple
processors access the same piece of data. Two ports are
provided permitting independent, asynchronous access for
reads and writes to any location in memory. The CY7C138/9 can
be used as a standalone 8/9-bit dual-port static RAM or multiple
devices can be combined to function as a 16/18-bit or wider
master/slave dual-port static RAM. An M/S
pin is provided for
implementing 16/18-bit or wider memory applications without the
need for separate master and slave devices or additional
discrete logic. Application areas include interprocessor/multipro-
cessor designs, communications status buffering, and dual-port
video/graphics memory.
Each port has independent control pins: chip enable (CE
), read
or write enable (R/W
), and output enable (OE). Two flags are
provided on each port (BUSY
and INT). BUSY signals that the
port is trying to access the same location currently being
accessed by the other port. The interrupt flag (INT) permits
communication between ports or systems by means of a mail
box. The semaphores are used to pass a flag, or token, from one
port to the other to indicate that a shared resource is in use. The
semaphore logic is comprised of eight shared latches. Only one
side can control the latch (semaphore) at any time. Control of a
semaphore indicates that a shared resource is in use. An
automatic power down feature is controlled independently on
each port by a chip enable (CE
) pin or SEM pin.
The CY7C138 and CY7C139 are available in a 68-pin PLCC.
Notes
1. BUSY
is an output in master mode and an input in slave mode.
2. Interrupt: push-pull output and requires no pull-up resistor.
Logic Block Diagram
[+] Feedback